Dissemin is shutting down on January 1st, 2025

Published in

American Chemical Society, Nano Letters, 1(14), p. 326-332, 2013

DOI: 10.1021/nl404085a

Links

Tools

Export citation

Search in Google Scholar

Gold-Free Ternary III–V Antimonide Nanowire Arrays on Silicon: Twin-Free down to the First Bilayer

This paper is available in a repository.
This paper is available in a repository.

Full text: Download

Green circle
Preprint: archiving allowed
  • Must obtain written permission from Editor
  • Must not violate ACS ethical Guidelines
Orange circle
Postprint: archiving restricted
  • Must obtain written permission from Editor
  • Must not violate ACS ethical Guidelines
Red circle
Published version: archiving forbidden
Data provided by SHERPA/RoMEO

Abstract

With the continued maturation of III-V nanowire research, expectations of material quality should be concomitantly raised. Ideally, III-V nanowires integrated on silicon should be entirely free of extended planar defects such as twins, stacking faults, or polytypism, position-controlled for convenient device processing, and gold-free for compatibility with standard complementary metal-oxide-semiconductor (CMOS) processing tools. Here we demonstrate large area vertical GaAsxSb1-x nanowire arrays grown on silicon (111) by molecular beam epitaxy. The nanowires' complex faceting, pure zinc blende crystal structure, and composition are mapped using characterization techniques both at the nanoscale and in large-area ensembles. We prove unambiguously that these gold-free nanowires are entirely twin-free down to the first bilayer and reveal their three-dimensional composition evolution, paving the way for novel infrared devices integrated directly on the cost-effective Si platform.