Published in

Association for Computing Machinery (ACM), ACM Computing Surveys, 3(49), p. 1-44, 2016

DOI: 10.1145/2996357

Links

Tools

Export citation

Search in Google Scholar

Processor Design for Soft Errors

Journal article published in 2016 by Tuo Li ORCID, Jude Angelo Ambrose, Roshan Ragel, Sri Parameswaran ORCID
This paper was not found in any repository, but could be made available legally by the author.
This paper was not found in any repository, but could be made available legally by the author.

Full text: Unavailable

Green circle
Preprint: archiving allowed
Green circle
Postprint: archiving allowed
Red circle
Published version: archiving forbidden
Data provided by SHERPA/RoMEO

Abstract

Today, soft errors are one of the major design technology challenges at and beyond the 22nm technology nodes. This article introduces the soft error problem from the perspective of processor design. This article also provides a survey of the existing soft error mitigation methods across different levels of design abstraction involved in processor design, including the device level, the circuit level, the architectural level, and the program level.